

# 4.5V to 17V Input,3A Synchronous Step-Down Regulator

### **General Description**

The ET8131C is a highly integrated, wide input voltage, 3A output synchronous buck convertor.

The device is optimized to operate with minimum external component counts and also optimized to achieve low standby current.

This convertor adopts adaptive constant-on-time (ACOT) structure, and provides a fast transient response. It also supports both low-equivalent series resistance (ESR) output capacitors and ultra-low ESR ceramic capacitors with no external compensation components.

During light load operation, ET8131C operates in pulse frequency modulation (PFM) mode, which maintains high efficiency.

ET8131C is available in a SOT-563 package.

#### **Features**

- 3A Converters Integrated  $90m\Omega$  and  $50m\Omega$  FET
- ACOT Mode Control with Fast Transient Response
- Input Voltage Range: 4.5 V to 17 V
- Output Voltage Range: 0.76 V to 7 V
- PFM Mode During Light Load Operation
- 580KHz Switching Frequency
- Low Shutdown Current Less than 5 μA
- Start-up from Pre-Biased Output Voltage
- Cycle-by-Cycle Over-current Limit
- Hiccup-mode Over-current Protection
- Non-Latch UVP and TSD Protections
- Fixed Soft Start: 1.0ms
- Part No. and Package

| Part No. | Package |
|----------|---------|
| ET8131C  | SOT-563 |

1

### **Application**

- Digital TV Power Supply and Surveillance
- Disc Players
- Networking Home Terminal
- Digital Set Top Box

# Pin Configuration



## **Pin Function**

| Pin Name | Pin No. | I/O | Description                                                          |
|----------|---------|-----|----------------------------------------------------------------------|
| VIN      | 1       | ı   | Input voltage supply pin, also the drain terminal of high-side power |
| VIIN     | Į       | Į   | NFET.                                                                |
| SW       | 2       | 0   | Switch node connection between low-side NFET and high-side           |
| 300      | SW 2 0  |     | NFET.                                                                |
|          |         |     | Ground pin of controller circuit, as well as source terminal of      |
| GND      | 3       |     | low-side power NFET. Connect sensitive VFB to this GND at a          |
|          |         |     | single point.                                                        |
| VBST     | 4       | 0   | Power supply of high-side NFET control circuit.                      |
| VB31     | 7       | O   | Connect 0.1µF capacitor between VBST and SW pins.                    |
| EN       | 5       | I   | Enable pin. Must be pulled up to enable the device.                  |
| VFB      | 6       |     | Output voltage feedback pin.                                         |
| VFD      | O       | l   | Connect to output voltage with feedback resistor divider.            |

### **Block Diagram**



### **Functional Description**

#### Overview

The ET8131C is highly integrated, 3A synchronous buck converter. It employs adaptive constant on time (ACOT) mode, and supports low ESR output capacitors such as specialty polymer capacitors and multi-layer ceramic capacitors without complex external compensation circuits. The fast transient response of this device can reduce the output capacitance.

### **Adaptive On-Time Control and PWM Operation**

The main control mode of ET8131C is pulse width modulation (PWM) with ACOT structure. This control mode control can achieve pseudo-fixed frequency and stable operation with both low-ESR and ceramic output capacitors.

The high-side MOSFET is turned on at the beginning of each cycle. When one shot timer expires, the high-side power FET is turned off. This one shot duration is set proportional to input voltage (VIN) and inversely proportional to the output voltage (VO) to achieve pseudo-fixed frequency over the input voltage range, hence it is called adaptive constant on-time control. The one-shot timer is reset and the high-side power FET is turned on again when the feedback voltage falls below the reference voltage. An internal ramp is generated to emulate output ripple, eliminating the need for ESR of output capacitor.

#### **Pulse Frequency modulation**

The ET8131C is designed with pulse frequency modulation mode to achieve high efficiency during light load condition. As the output current decreases from heavy load condition, the inductor current also deceases and eventually comes to zero, which is the boundary between continuous conduction and discontinuous conduction modes. The low-side power FET is turned off when the zero inductor current is detected. As the

load current further decreases the convertor enters into discontinuous conduction mode. The on-time is almost the same as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. This makes the switching frequency lower, proportional to the load current, and keeps efficiency high in light load condition. The transition point to the light load operation IOUT(LL) current can be calculated in Equation 1.

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{sw}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
(1)

In PFM mode, each switching cycle is followed by a period of energy saving sleep time. The sleep time ends when the VFB voltage falls below the threshold voltage. As the output current decreases, the sleep time between switching pulses increases.

#### Soft Start and Pre-Biased Soft Start

The ET8131C is designed with an internal 1ms soft-start. When the VIN is plugged in and the EN pin becomes high, the reference voltage of PWM comparator begins to rise from zero.

If the output capacitor is pre-biased at start-up, the device begins to switch and start ramping up only after the internal reference voltage becomes greater than the feedback voltage VFB. This scheme ensures that the converters ramp up smoothly into regulation point.

#### **Current Protection**

The over-current limit (OCL) is implemented by using cycle-by-cycle valley detect control circuit. The switch current is monitored by measuring the low-side FET drain to source voltage during its on-state. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated.

During the on-state of high-side FET, the switch current increases at a linear rate determined by  $V_{IN}$ ,  $V_{OUT}$ , and the inductor value. During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current  $I_{OUT}$ . If the monitored current is above the OCL level, the converter keeps low-side FET on and prevents the creation of a new set pulse, even the voltage feedback loop requires one, until the current level decreases to OCL level or lower. In next switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner.

The load current is higher than the over-current threshold by one half of the peak-to-peak inductor ripple current. Also, when the current is being limited, the output voltage tends to fall as the load current is higher than the current available from the converter. This may cause the output voltage to fall. When the VFB voltage falls below the UVP threshold voltage, the UVP comparator detects it. And then, the device will shut down after the UVP delay time and re-start after the hiccup time (typically 12ms). When the over current condition is removed, the output voltage returns to the regulated value.

### **Under-voltage Lockout (UVLO) Protection**

UVLO protection monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut off. When input voltage increases up to the upper threshold of UVLO, it begins to switch.

#### **Thermal Shutdown**

The device monitors the temperature of itself. If temperature exceeds the threshold value (typically 170°C), the device is shut off. When the temperature falls to about 140°C or below, the converter begins to switch.

### **Standby Operation**

When the ET8131C is operating in either normal CCM or PFM, they may be placed in standby by pulling the EN pin to low.

### **Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted)

|                                                         | Parameters                          | Min  | Max   | Unit |
|---------------------------------------------------------|-------------------------------------|------|-------|------|
|                                                         | VIN,EN                              | -0.3 | 19    | V    |
|                                                         | VBST                                | -0.3 | 24    | V    |
| lanut.                                                  | VBST(10ns transient)                | -0.3 | 25    | V    |
| Input                                                   | VBST(VS SW)                         | -0.3 | 6.5   | V    |
| Voltage                                                 | VFB                                 | -0.3 | 6.5   | V    |
|                                                         | SW                                  | -2   | 19    | V    |
|                                                         | SW(10ns transient)                  | -3.5 | 20    | V    |
| Human Body Model (JEDEC JS-001)                         |                                     |      | ±3000 | V    |
| V <sub>ESD</sub>                                        | Charged Device Model (JESD22-C101)  |      | ±1000 | V    |
| R <sub>0JA</sub> Junction-to-ambient thermal resistance |                                     |      | 93    | °C/W |
| Rелс                                                    | Junction-to-case thermal resistance |      | 49    | °C/W |
| TJ                                                      | Junction Temperature                | -40  | +150  | ° C  |
| T <sub>STG</sub>                                        | Storage Temperature                 | -65  | +150  | ° C  |

**Note:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

### **Recommended Operating Conditions**

| Symbol          | Parameters                     |                      | Min  | Max | Unit |
|-----------------|--------------------------------|----------------------|------|-----|------|
| V <sub>IN</sub> | Supply Inpu                    | t Voltage Range      | 4.5  | 17  |      |
|                 |                                | VBST                 | -0.1 | 22  |      |
|                 |                                | VBST(10ns transient) | -0.1 | 25  | V    |
|                 | Land A Mallana                 | VBST (VS SW)         | -0.1 | 6   |      |
| Vı              | Input Voltage                  | EN                   | -0.1 | 17  |      |
|                 | Range                          | VFB                  | -0.1 | 5.5 |      |
|                 |                                | SW                   | -1.8 | 18  |      |
|                 |                                | SW(10ns transient)   | -3.5 | 20  |      |
| TJ              | Operating Junction Temperature |                      | -40  | 125 | ° C  |
| T <sub>A</sub>  | Ambient                        | Temperature          | -40  | 85  | ° C  |

## **Electrical Characteristics**

 $V_{IN} = 12V$ ,  $T_A = -40$ °C to 85°C, (unless otherwise noted)

| Symbol                  | Parameter                         | Test Conditions                      | Min | Тур | Max | Unit  |  |
|-------------------------|-----------------------------------|--------------------------------------|-----|-----|-----|-------|--|
| Supply Current          |                                   |                                      |     |     |     |       |  |
| I <sub>VIN</sub>        | Operating-non-switching           | V <sub>IN</sub> current,             | 420 |     | 520 |       |  |
| IVIN                    | Supply Current                    | $EN = 5V, V_{FB} = 0.8V$             |     | 420 | 520 | μA    |  |
| Ivinson                 | Shutdown supply current           | V <sub>IN</sub> current, EN = 0V     |     | 1.6 | 5   |       |  |
| Logic Thres             | hold                              |                                      |     |     |     |       |  |
|                         |                                   | To make sure the device is           |     |     |     |       |  |
| V <sub>ENH</sub>        | EN High-level Input Voltage       | enabled, V <sub>ENH</sub> should be  | 1.1 | 1.3 | 1.6 |       |  |
|                         |                                   | bigger than 1.6V                     |     |     |     | V     |  |
|                         |                                   | To make sure the device is           |     |     |     | \ \ \ |  |
| VENL                    | EN Low-level Input Voltage        | disabled, V <sub>ENL</sub> should be | 0.8 | 1.2 | 1.4 |       |  |
|                         |                                   | smaller than 0.8V                    |     |     |     |       |  |
| R <sub>EN</sub>         | EN Pin Resistance to GND          | V <sub>EN</sub> = 12V                | 200 | 320 | 600 | kΩ    |  |
| V <sub>FB</sub> Voltage | and Discharge Resistance          |                                      |     |     |     |       |  |
|                         | V <sub>FB</sub> Threshold Voltage | $V_O = 1.05V$ , $IO = 10mA$ ,        |     | 765 |     | mV    |  |
| V <sub>FBTH</sub>       | VER THESHOLD VOILAGE              | PFM operation                        |     | 700 |     |       |  |
| VEBIH                   | V <sub>FB</sub> Threshold Voltage | Vo = 1.05V,                          | 741 | 760 | 779 | mV    |  |
|                         | VFB THIESHOID VOILAGE             | Continuous mode operation            | 741 | 700 |     |       |  |
| I <sub>VFB</sub>        | V <sub>FB</sub> Input Current     | V <sub>FB</sub> = 0.8V               |     |     | 0.1 | μA    |  |
| MOSFET                  |                                   |                                      |     |     |     |       |  |
| Rds(on)H                | High-side Switch Resistance       | $T_A = 25$ °C, $V_{BST} - SW = 5V$   |     | 90  |     | mΩ    |  |
| R <sub>DS(ON)L</sub>    | Low-side Switch Resistance        | T <sub>A</sub> = 25°C                |     | 50  |     | mΩ    |  |
| Current Limit           | it                                |                                      |     |     |     |       |  |
| la a                    | Current Limit                     | DC current,                          | 3.5 | 4.8 | 5.5 | А     |  |
| locL                    | Current Limit                     | $V_{OUT} = 1.05V, L_1 = 1.5\mu H$    | 3.5 |     | 5.5 |       |  |
| Thermal Shu             | utdown                            |                                      |     |     |     |       |  |
| $T_{SDN}$               | Thermal Shutdown                  | Shutdown temperature                 |     | 170 |     | °C    |  |
| I SDN                   | Threshold (1)                     | Hysteresis                           |     | 30  |     | C     |  |
| ON-Time Tin             | ner Control                       |                                      |     |     |     |       |  |
| toff(MIN)               | Minimum off Time                  | V <sub>FB</sub> = 0.5V               |     | 310 |     | ns    |  |
| Soft Start              |                                   |                                      |     |     |     |       |  |
| tss                     | Soft Start Time                   | Internal soft-start time             |     | 1.0 |     | ms    |  |
| Frequency               |                                   |                                      |     |     |     |       |  |
| F                       | Switching Frequency               | $V_{IN} = 12V, V_O = 1.05V,$         | 522 | 580 | 620 | KHz   |  |
| F <sub>SW</sub>         | Switching Frequency               | CCM mode                             | 322 |     | 638 |       |  |
| Output Unde             | er-voltage and Over-voltage Pr    | otection                             |     |     |     |       |  |
| V <sub>UVP</sub>        | Output UVP Threshold              | Hiccup detect (H > L)                |     | 64  |     | %     |  |
| thiccup_wait            | Hiccup on Time                    |                                      |     | 1.4 |     | ms    |  |
| thiccup_re              | Hiccup Time Before Restart        |                                      |     | 12  |     | ms    |  |

| UVLO       |                |                                    |     |     |     |   |
|------------|----------------|------------------------------------|-----|-----|-----|---|
|            |                | Wake up V <sub>IN</sub> voltage    | 3.8 | 4.1 | 4.3 |   |
| $V_{UVLO}$ | UVLO Threshold | Shutdown V <sub>IN</sub> voltage   | 3.3 | 3.6 | 3.8 | V |
|            |                | Hysteresis V <sub>IN</sub> voltage |     | 0.5 |     |   |

Note(1). Not production tested, design assurance.

## **Typical Characteristics**

 $V_{IN} = 12V$  (unless otherwise noted)



V<sub>IN</sub>=12.0V I<sub>OUT</sub>=0mA Figure 1. ET8131C Supply vs Junction Temperature



 $V_{\text{IN}}$ =12.0V  $I_{\text{OUT}}$ =1500mA Figure2. ET8131C VFB Voltage vs Junction Temperature



V<sub>IN</sub>=12.0V I<sub>OUT</sub>=0mA Figure 3. ET8131C EN\_H vs Junction Temperature



V<sub>IN</sub>=12.0V I<sub>OUT</sub>=0mA Figure 4. ET8131C EN\_L vs Junction Temperature







### **Application and Implementation**

#### Note

ETEK don't warrant its accuracy or completeness and Information in the following applications sections is not part of the ETEK component specification. Customers should be responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### **Application Information**

ET8131C is typical step-down DC-DC converter. It's typically used to convert a higher DC voltage to a lower DC voltage with a maximum available output current of 3A. The following design procedure can be used to select component values for the ET8131C.

#### **Typical Application**

The application schematic below was developed to meet the previous requirements. This circuit is available as the evaluation module (EVM). The sections provide the design procedure.

The figure shows ET8131C 4.5V to 17V input, 1.05V output converter schematics.



OUT=1.05V/3A Reference Design

### **Design Requirements**

This table below shows the design parameters for this application. Table 1.

| Parameter                          | Example Value                        |
|------------------------------------|--------------------------------------|
| Input voltage range                | 4.5 to 17V                           |
| Output voltage                     | 1.05V                                |
| Transient response, 1.5A load step | $\Delta V_{\text{OUT}} = \pm 2.5 \%$ |
| Input ripple voltage               | 400mV                                |
| Output ripple voltage              | 30mV                                 |
| Output current rating              | 3A                                   |
| Operating frequency                | 580KHz                               |

### **Detailed Design Procedure**

### **Output Voltage Resistors Selection**

The output voltage is set with a resistor divider from the output node to the VFB pin. ETEK recommends using 1% tolerance or better divider resistors. Start by using Equation 2 to calculate VOUT.

If customers want to improve efficiency at very light loads, we recommend using larger value resistors. High value of resistor will be more susceptible to noise and voltage errors from the VFB input current will be more noticeable.

$$V_{OUT} = 0.76 \times (1 + \frac{R1}{R2}) \tag{2}$$

### **Output Filter Selection**

The LC filter used as the output filter has double pole at:

$$f_{p} = \frac{1}{2\pi \sqrt{L_{OUT} \times C_{OUT}}} \tag{3}$$

The overall loop gain is set by the output set-point resistor divider network and the internal gain of the device at low frequencies. The low frequency phase is  $180^{\circ}$  . At the output filter pole frequency, the gain rolls off at a - 40dB per decade rate and the phase drops rapidly. The inductor and capacitor for the output filter should be selected so that the double pole of Equation 3 is located below the high frequency zero but close enough that the phase boost provided be the high frequency zero provides adequate phase margin for a stable circuit. To

meet this requirement, use the values recommended in Table 2. Table 2. Recommended Component Values

| Output      | R1   | R2   | L1 (µH) |     |     | C5 + C6       |
|-------------|------|------|---------|-----|-----|---------------|
| Voltage (V) | (kΩ) | (kΩ) | Min     | Тур | Max | (μ <b>F</b> ) |
| 1.0         | 3.16 | 10.0 | 1.5     | 2.2 | 4.7 | 20 to 68      |
| 1.05        | 3.83 | 10.0 | 1.5     | 2.2 | 4.7 | 20 to 68      |
| 1.2         | 5.76 | 10.0 | 1.5     | 2.2 | 4.7 | 20 to 68      |
| 1.5         | 9.76 | 10.0 | 1.5     | 2.2 | 4.7 | 20 to 68      |
| 1.8         | 13.7 | 10.0 | 1.5     | 2.2 | 4.7 | 20 to 68      |
| 2.5         | 23.2 | 10.0 | 2.2     | 2.2 | 4.7 | 20 to 68      |
| 3.3         | 33.6 | 10.0 | 2.2     | 2.2 | 4.7 | 20 to 68      |
| 5.0         | 56.0 | 10.0 | 3.3     | 3.3 | 4.7 | 20 to 68      |
| 6.5         | 75.0 | 10.0 | 3.3     | 3.3 | 4.7 | 20 to 68      |

The inductor peak-to-peak ripple current, peak current and RMS current are calculated using Equation 4, Equation 5, and Equation 6. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current.

$$II_{p-p} = \frac{V_{OUT}}{V_{IN}(MAX)} \times \frac{V_{IN(MAX)} - V_{OUT}}{L_O \times f_{SW}}$$

$$\tag{4}$$

$$II_{peak} = I_O + \frac{II_{p-p}}{2} \tag{5}$$

$$I_{LO(RMS)} = \sqrt{I_0^2 + \frac{1}{12} II_{P-P}^2}$$
 (6)

For this design example, the calculated peak current is 3.5A and the calculated RMS current is 3.01A.

The inductor should be used with a peak current rating of 13A and an RMS current rating of 9A.

The capacitor value and ESR determines the amount of output voltage ripple. The ET8131 is intended for use with ceramic or other low ESR capacitors. We recommend using values range from 20uF to 68uF. Equation 7 determines the required RMS current rating for the output capacitor

$$I_{CO(RMS)} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{\sqrt{12} \times V_{IN} \times L_O \times f_{sw}}$$
(7)

Two  $22\mu F$  output capacitors are used for this design. The typical ESR is  $2m\Omega$  each. The calculated RMS current is 0.286A and each output capacitor is rated for 3A.

### **Input Capacitor Selection**

The ET8131C requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. We recommend a ceramic capacitor over 10uF for the decoupling capacitor. An additional 0.1uF capacitor (C3) from VIN pin to GND is optional to provide additional high frequency filtering. The capacitor voltage rating needs to be greater than the maximum input voltage.

#### **Bootstrap Capacitor Selection**

A 0.1uF ceramic capacitor must be connected between the VBST to SW pin for proper operation. We recommend using a ceramic capacitor.

#### **Power Supply Recommendations**

ET8131C is designed to operate from input supply voltage in the range of 4.5V to 17V. Buck converters require the input voltage to be higher than the output voltage for proper operation. The maximum recommended operating duty cycle is 75%. Using that criteria, the minimum recommended input voltage is  $V_{OUT}/0.75$ .

## **Application Curves**









### Layout

#### **Layout Guidelines**

- 1. VIN and GND traces should be as wide as possible to reduce trace impedance and better heat dissipation.
- 2. The input capacitor and output capacitor should be placed as close to the device as possible to minimize-trace impedance.
- 3. Provide sufficient Vias for the input capacitor and output capacitor.
- 4. Keep the SW trace physically short and wide to minimize radiated emissions.
- 5. Do not allow switching current to flow under the device.
- 6. A separate VOUT path should be connected to the upper feedback resistor.
- 7. Make a Kelvin connection to the GND pin for the feedback path.
- 8. Voltage feedback loop should be placed away from the high-voltage switching trace, and preferably has ground shield.
- 9. The trace of the VFB node should be as small as possible to avoid noise coupling.
- 10. The GND trace between the output capacitor and the GND pin should be as wide as possible to minimize its-trace impedance.

## **Package Dimension**



# **Revision History and Checking Table**

| Version | Date       | Revision Item                     | Modifier | Function & Spec | Package & Tape |
|---------|------------|-----------------------------------|----------|-----------------|----------------|
|         |            |                                   |          | Checking        | Checking       |
| 0       | 2019-05-21 | Preliminary Version               | Xielh    | Xielh           | Zhujl          |
| 1.0     | 2022-06-23 | Initial Version                   | Shib     | Xielh           | Liujy          |
| 1.1     | 2022-09-15 | Update Electrical Characteristics | LiuCong  | Xielh           | LiuCong        |
| 1.1.a   | 2025-11-13 | Word correction                   | Shib     |                 |                |