Stock Code 688601

ET74LVC1G80

Contact

General Description

The ET74LVC1G80 is a single positive-edge triggered D-type flip-flop. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and its complement will appear at the Q output. Schmitt trigger action at all inputs makes the circuit tolerant of slower input rise and fall time. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging back-flow current through the device when it is powered down.

Features

  • Wide Supply Voltage Range from 1.65V to 5.5V
  • Over Voltage Tolerant Inputs to 5.5V
  • High Noise Immunity
  • ±24mA Output Drive (VCC = 3.0V)
  • CMOS Low Power Consumption
  • Direct Interface with TTL Levels
  • IOFF Circuitry Provides Partial Power-down Mode Operation
  • Latch-up Performance Exceeds 200mA per JESD78, Class II

Technical Documentation

Type Title Format Date
Datasheet ET74LVC1G80 Datasheet PDF 2025-12-07

Free sample application, Provide various solutions

Samples